Modeling SiO2 Ion Impurities Aging in Insulated Gate Power Devices Under Temperature and Voltage Stress

Shared by SCOTT POLL, updated on Dec 18, 2013

Summary

Author(s) :
A. Ginart, I. Ali, J. Celaya, P. Kalgren, S. Poll, And M. Roemer
Abstract

This paper presents a formal computational
methodology to explain how the oxide in
semiconductors degrades over time and the dependence
of oxide degradation on voltage and temperature
stresses. The effects of aging are modeled and
quantified by modification of the gate-source
capacitance value. The model output is validated using
experimental results of a thermally aged power
semiconductor device.

show more info
Publication Name
N/A
Publication Location
N/A
Year Published
N/A

Files

phmc_10_032.pdf
410.0 KB 27 downloads

Discussions

Add New Comment